- Package Options Include Plastic and Ceramic DIPs and Ceramic Flat Packages
- Dependable Texas Instruments Quality and Reliability

### description

These monolithic, edge-triggered J-K flip-flops feature gated inputs, direct clear and preset inputs, and complementary Q and  $\overline{Q}$  outputs. Input information is transferred to the outputs on the positive edge of the clock pulse.

Direct-coupled clock triggering occurs at a specific voltage level of the clock pulse, and after the clock input threshold voltage has been passed, the gated inputs are locked out.

These flip-flops are ideally suited for medium-to-highspeed applications and can result in a significant saving in system power dissipation and package count where input gating is required.

The SN5470 is characterized for operation over the full military temperature range of -55 °C to 125 °C. The SN7470 is characterized for operation from 0 °C to 70 °C.

| FUNCTION TABLE |               |         |   |   |                |                |  |  |  |
|----------------|---------------|---------|---|---|----------------|----------------|--|--|--|
|                | IN            | OUTPUTS |   |   |                |                |  |  |  |
| PRE            | E CLR CLK J K |         | к | ٩ | ā              |                |  |  |  |
| L              | н             | L       | х | х | н              | L              |  |  |  |
| H              | L             | L       | х | x | L              | н              |  |  |  |
| L              | L             | ×       | х | x | LT             | LŤ             |  |  |  |
| н              | н             | †       | L | Ļ | Q0             | Q0             |  |  |  |
| н              | н             | t       | н | £ | н              | L              |  |  |  |
| н              | н             | Ť       | L | н | L              | н              |  |  |  |
| н              | н             | t       | н | н | TOGGLE         |                |  |  |  |
| н              | н             | L       | х | х | Q <sub>0</sub> | Q <sub>0</sub> |  |  |  |

FUNCTION TABLE

If inputs J and K are not used, they must be grounded. Preset or clear function can occur only when the clock input is low.

†This configuration is nonstable; that is, it will not persist when preset and clear inputs return to their inactive (high) level.

| SN5470 J PACKAGE<br>SN7470 N PACKAGE<br>(TOP VIEW) |        |  |  |  |  |  |  |
|----------------------------------------------------|--------|--|--|--|--|--|--|
| NC[1]                                              | 14 VCC |  |  |  |  |  |  |
| CLR[2]                                             | 13 PRE |  |  |  |  |  |  |
| J1[3]                                              | 12 CLK |  |  |  |  |  |  |
| J2[4]                                              | 11 K2  |  |  |  |  |  |  |
| J2[3]                                              | 10 K1  |  |  |  |  |  |  |
| GND[7]                                             | 9 K    |  |  |  |  |  |  |
| GND[7]                                             | 8 Q    |  |  |  |  |  |  |

| SN5470 | W PACKAGE |
|--------|-----------|
| (TOP   | VIEW)     |

|     | 1<br>2<br>3<br>4<br>5 | U 14<br>13<br>12<br>11<br>10 | þ | K2<br>K<br>Q<br>GND |
|-----|-----------------------|------------------------------|---|---------------------|
|     | 5                     | 10                           | Б | ā                   |
| CLR | 5                     | 10                           | þ | ā                   |
| NC  | 6                     | 9                            | Ц | J                   |
| JIC | Ľ                     | 8                            | μ | J2                  |

NC - No internal connection

### logic symbol<sup>†</sup>



<sup>†</sup>This symbol is in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12.

Pin numbers shown are for J and N packages only.

#### positive logic

 $J = J1 \cdot J2 \cdot \overline{J}$ K = K1 \cdot K2 \cdot \overline{K}



# SN5470, SN7470 AND-GATED J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH PRESET AND CLEAR

SDLS116 - DECEMBER 1983 - REVISED MARCH 1988

## logic diagram (positive logic)





## schematics of input and outputs





# SN5470, SN7470 AND-GATED J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH PRESET AND CLEAR

SDLS116 - DECEMBER 1983 - REVISED MARCH 1988

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1)       |                                               |
|----------------------------------------|-----------------------------------------------|
| Input voltage                          |                                               |
| Operating free-air temperature: SN5470 | – 55°C to 125°C                               |
| SN7470                                 |                                               |
| Storage temperature range              | $\dots \dots - 65^{\circ}C$ to $150^{\circ}C$ |

NOTE 1: All voltage values are with respect to network ground terminal.

### recommended operating conditions

|                 |                                |                |      | SN5470 |       |      | SN7470 |       |      |
|-----------------|--------------------------------|----------------|------|--------|-------|------|--------|-------|------|
|                 |                                |                | MIN  | NOM    | MAX   | MIN  | NOM    | MAX   | UNIT |
| Vcc             | Supply voltage                 |                | 4.5  | 5      | 5.5   | 4.75 | 5      | 5.25  | V    |
| VIH             | High-level input voltage       |                | 2    |        |       | 2    |        |       | V    |
| VIL             | Low-level input voltage        |                |      |        | 0,8   |      |        | 0.8   | V    |
| юн              | High-level output current      |                |      |        | - 0.4 |      |        | - 0.4 | mA   |
| IOL             | Low-level output current       |                |      |        | 16    |      |        | 16    | mA   |
|                 |                                | CLK high       | 20   |        |       | 20   |        |       |      |
| tw              | Pulse duration                 | CLK low        | 30   |        |       | 30   |        |       | ] ns |
|                 |                                | PRE or CLR low | 25   |        |       | 25   |        |       |      |
| t <sub>su</sub> | Setup time before CLK 1        |                | 20   |        |       | 20   |        |       | ns   |
| <sup>t</sup> h  | Hold time-Data after CLK†      |                | 5    |        |       | 5    |        |       | ns   |
| TA              | Operating free-air temperature |                | - 55 |        | 125   | 0    |        | 70    | °C   |

t↓The arrow indicates the edge of the clock pulse used for reference: tfor the rising edge, ↓ for the falling edge.

### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                 |            | _                                                  |                                                      |      | SN5470           |       |      | SN7470 |                     |      |
|-----------------|------------|----------------------------------------------------|------------------------------------------------------|------|------------------|-------|------|--------|---------------------|------|
| PARAN           | NETER      | Т                                                  | EST CONDITIONS <sup>†</sup>                          | MIN  | TYP <sup>‡</sup> | MAX   | MIN  | TYP‡   | MAX                 | UNIT |
| Vik             |            | V <sub>CC</sub> = MIN,                             | lı = – 12 mA                                         |      |                  | - 1.5 |      |        | - 1.5               | V    |
| Vон             |            | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>1H</sub> = 2 V,<br>I <sub>OH</sub> = - 0.4 mA | 2.4  | 3.4              |       | 2.4  | 3.4    | d ee fe <b>a</b>    | v    |
| VOL             |            | V <sub>CC</sub> = MIN,<br>V <sub>1L</sub> = 0.8 V, | V <sub>IH</sub> = 2 V,<br>I <sub>OL</sub> = 16 mA    |      | 0.2              | 0.4   |      | 0.2    | 0.4                 | V    |
| 4               |            | V <sub>CC</sub> = MAX,                             | V1 = 5.5 V                                           |      | -                | 1     |      |        | 1                   | mA   |
|                 | PRE or CLR |                                                    |                                                      |      |                  | 80    |      |        | 80                  |      |
| Чн              | All other  | VCC = MAX,                                         | V <sub>CC</sub> = MAX, V <sub>1</sub> = 2.4 V        |      |                  | 40    | [    |        | MAX<br>- 1.5<br>0.4 | μA   |
|                 | PRE or CLR |                                                    |                                                      |      |                  | - 3.2 |      |        | - 3.2               |      |
| μL              | All other  | V <sub>CC</sub> = MAX,                             | $V_1 = 0.4 V$                                        |      |                  | - 1.6 |      |        | - 1.6               | mA   |
| IOS§            |            | V <sub>CC</sub> = MAX                              |                                                      | - 20 |                  | - 57  | - 18 |        | - 57                | mA   |
| <sup>I</sup> CC |            | V <sub>CC</sub> = MAX,                             | See Note 2                                           |      | 13               | 26    | 1    | 13     | 26                  | mA   |

<sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>‡</sup>All typical values are at  $V_{CC} = 5 V$ ,  $T_A = 25 °C$ .

§Not more than one output should be shorted at a time.

Clear is tested with preset high and preset is tested with clear high.

NOTE 2: With all outputs open, ICC is measured with the Q and Q outputs high in turn. At the time of measurement, the clock input is at 4.5 V.



## SN5470, SN7470 AND-GATED J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH PRESET AND CLEAR

SDLS116 - DECEMBER 1983 - REVISED MARCH 1988

## switching characteristics, $V_{CC} = 5 V$ , $T_A = 25^{\circ}C$ (see note 3)

| PARAMETER <sup>†</sup> | FROM<br>(INPUT) | TO<br>(OUTPUT)               | TEST CONDITIONS                    | MIN | түр | MAX | UNIT |
|------------------------|-----------------|------------------------------|------------------------------------|-----|-----|-----|------|
| f <sub>max</sub>       |                 |                              |                                    | 20  | 35  |     | MHz  |
| <sup>t</sup> PLH       | PRE or CLR      | $Q \text{ or } \overline{Q}$ |                                    |     |     | 50  | ns   |
| <sup>t</sup> PHL       | PHE or CLH      |                              | $R_L = 400 \Omega$ , $C_L = 15 pF$ |     |     | 50  | ns   |
| tPLH                   | CLK             | $Q \text{ or } \overline{Q}$ |                                    |     | 27  | 50  | ns   |
| tPHL                   |                 | Q OF Q                       |                                    |     | 18  | 50  | ns   |

 ${}^{t}f_{max}$  = maximum clock frequency; tpLH = propagation delay time, low-to-high level output; tpHL = propagation delay time, high-to-low level output. NOTE 3: Load circuits and voltage waveforms are shown in Section 1.



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1999, Texas Instruments Incorporated